### 1.1 Systems Architecture – Past Exam Questions – Solutions

# <mark>2022</mark>

| cPU component or register rogram Counter // PC | Stores the address of the next instruction to be fetched from memory. Increments in each fetch-execute cycle.  (Sends signals to) synchronise / control / coordinates the processor/hardware/F-E cycle/processes/flow of data | 4                                                                                                                                                                                                                                           | Read whole answer for CU and award correct point at any stage.  CU 'sends signals to components' is not enough, it isn't saying what the signal's purpose is                                         |
|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| register rogram Counter // PC                  | Stores the address of the next instruction to be fetched from memory. Increments in each fetch-execute cycle.  (Sends signals to) synchronise / control / coordinates the processor/hardware/F-E                              |                                                                                                                                                                                                                                             | not enough, it isn't saying what the                                                                                                                                                                 |
|                                                | be fetched from memory. Increments in each fetch-execute cycle.  (Sends signals to) synchronise / control / coordinates the processor/hardware/F-E                                                                            |                                                                                                                                                                                                                                             |                                                                                                                                                                                                      |
| U (Control Unit)                               | coordinates the processor/hardware/F-E                                                                                                                                                                                        |                                                                                                                                                                                                                                             |                                                                                                                                                                                                      |
|                                                | // decodes instructions (in CIR) // runs F-E cycle                                                                                                                                                                            |                                                                                                                                                                                                                                             |                                                                                                                                                                                                      |
| emory Address<br>egister // MAR                | Stores the address of the data to be fetched from, or the address where the data is to be stored.                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                                      |
| rithmetic Logic Unit //<br>LU                  | Performs the mathematical and logical calculations.                                                                                                                                                                           |                                                                                                                                                                                                                                             |                                                                                                                                                                                                      |
| ri                                             | gister // MAR thmetic Logic Unit //                                                                                                                                                                                           | Stores the address of the data to be fetched from, or the address where the data is to be stored.  Stores the address of the data to be fetched from, or the address where the data is to be stored.  Performs the mathematical and logical | Stores the address of the data to be fetched from, or the address where the data is to be stored.  Stores the address of the data to be fetched from, or the address where the data is to be stored. |

#### 2021

| 1 | b | (i)  | CPU performs the FDE cycle                                                           | 1 |                                |
|---|---|------|--------------------------------------------------------------------------------------|---|--------------------------------|
|   |   |      | Process instructions                                                                 |   |                                |
|   |   | (ii) | 1 mark per bullet to max 2                                                           | 2 | MP1 BOD single processor       |
|   |   |      | Single core means there is only one processor                                        |   | Allow instructions for MP2     |
|   |   |      | <ul> <li>2.5Ghz means it can run 2.5 <u>billion</u> FDE cycles per second</li> </ul> |   |                                |
| 1 | С |      | 1 mark each                                                                          | 2 | Accept other correct registers |
|   |   |      | • PC                                                                                 |   | (e.g. CIR, IR)                 |
|   |   |      | MAR                                                                                  |   |                                |
|   |   |      | MDR                                                                                  |   | Read first answer on each      |
|   |   |      | Accumulator                                                                          |   | line                           |

### <mark>2020</mark>



# <mark>2019</mark>

| ( | Questic | on   | Answer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Mark                                | Guidance                                                                                                                                                                                                                                                                                                                                                                                                  |
|---|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | 1 a i   |      | 1 mark for each completed word CPU stands for <u>Central Processing Unit</u> . It is the part of the computer that fetches and executes the <u>instructions</u> that are stored in (main) <u>memory</u> . The CPU contains the Arithmetic <u>Logic</u> Unit (ALU) and the <u>Control</u> Unit (CU).                                                                                                                                                                                                                     | 5<br>AO1<br>1a (5)                  | Accept: RAM/registers in place of "memory" bod cache/MDR/CIR in place of memory  'and Logic' in place of Logic ignore 'data' if they put 'data and instructions' but no mark for data on its own  Do not award command for instructions Bod central processor unit Bod logical                                                                                                                            |
| 1 | а       | ii   | 1 mark per bullet to max 2     Dual core is 2 processors/cores // double the number of processors/cores     Parallel processing can take place     which means each processor can execute a separate instruction at the same time // each processor can run a different part of the program at the same time // each core can process instructions independently of each other    which enables multitasking     Some processes/software cannot be split between two processors so it does not increase the performance | 2<br>AO1<br>1b (1)<br>AO2<br>1b (1) | Needs the notion of the processors acting at the same time i.e. not just 'it can run twice as many instructions' without 'at the same time'.  Do not award more instructions per second - this could be achieved by having a faster clock speed.  Allow FDE for 'executing instructions'.  Do not allow 'cores can split the tasks' – need to be how i.e. one task for each core to run at the same time. |
| 1 | a       | liii | mark per bullet to max 2     Cache stores frequently/recently/next to be used instructions/data    that can be accessed faster than accessing them from RAM    which means more cache improves the performance of the CPU // less cache decreases the performance of the CPU     Too much cache can be detrimental    as it will take longer to find the instructions in cache                                                                                                                                          | 2<br>AO1<br>1b (2)                  | BOD run more than one program at once No mark for just defining cache as being fast memory or close to the CPU.  No mark for cache is faster than RAM - faster at what?  Bod - More cache makes the processing faster Bod - More cache makes the computer run faster                                                                                                                                      |

| 2 | С | i  | Smart watch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1<br>AO2 1a (1) | CAO                                                                                                                                                                             |
|---|---|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2 | С | ii | 1 mark per bullet for justification to max 2     A smart watch is not a general-purpose computer     which means the smart watch has one/limited/specific/dedicated function(s)     Smart watch has a microprocessor     on a single circuit board     It is a computer system that is built within the watch     Runs firmware     Smart watch has built-in OS // difficult to change/manipulate the OS/function     Smart watch has few components all essential to its purpose     Smart watch has specific hardware required to function i.e. speaker/headphones | 2<br>AO2 1b (2) | Answers must be applied to scenario. Do not award generic definitions.      Allow opposite reasons for why a laptop is not an embedded system but do not allow repeated points. |

# <mark>2018</mark>

| Que | stion | Answer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Mark                          | Guidance                                                                                                                                                                                                                                    |
|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | (a)   | 1 mark per bullet to max 2 per register MAR // memory address register Stores the address/location where data will be read/written/accessed/fetched // address/location of data/instruction being processed // address/location of data/instruction next to be processed  MDR // memory data register Stores the data/instruction that is fetched/read from memory // stores the data that is to be written to memory // stores the data/instruction from the address in the MAR // data/instruction next to be processed  Program counter Stores the address/location of the next instruction to be run // stores the address/location of the current instruction being run  Accumulator Stores the result of manipulation/process/calculation | 4<br>AO1 1a (2)<br>AO1 1b (2) | MAR stores address is not enough for description MDR stores the data is not enough for description Allow:  Current instruction register // IR Stores the instruction currently being processed Accept MBR // Memory buffer register for MDR |
| 4   | (b)   | The number of FDE cycles run per given time/second     // the frequency that the clock 'ticks'     3.8 billion cycles/instructions    per second                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2<br>AO1 1b (1)<br>AO2 1a (1) | Do not award: how fast the computer is // speed of CPU  3.8 = 3,800,000,000                                                                                                                                                                 |

| Question | Answer                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Mark                          | Guidance                                                                                                                                                    |  |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 4 (c)    | 1 mark per bullet to max 3 e.g. Software may be designed to run on 1 core and not multiple cores // depends on the task(s)some tasks cannot be split across cores Clock speed also affects speed // dual core may have a faster clock speed // quad-core may have slower clock speedso one task may be run faster/slower RAM size also affects speed // Quad-core may have less RAM // amount of VM being used Cache size also affects speed // Quad-core may have less cache | 3<br>AO1 1b (1)<br>AO2 2b (2) | Allow marks for other components that could affect the speed e.g. secondary storage access speed, onboard GPU.  Award description of concurrent processing. |  |

## <mark>2016</mark>

| 6 | а | 2 from                                                                | 2 | MUST have given splitting tasks, or multi-tasking to allow  |
|---|---|-----------------------------------------------------------------------|---|-------------------------------------------------------------|
|   |   | <ul> <li>Tasks can split between the processors</li> </ul>            |   | speed                                                       |
|   |   | <ul> <li>tasks/processes/software/ can be processed faster</li> </ul> |   |                                                             |
|   |   | more processes completed per second                                   |   | Faster can only be given a mark if the first bullet(s) have |
|   |   |                                                                       |   | been given.                                                 |
|   |   | Allows multitasking //                                                |   |                                                             |
|   |   | Run more than one process/task/instruction/data at a                  |   |                                                             |
|   |   | time/per clock cycle                                                  |   |                                                             |
|   |   | tasks/processes/software/ can be processed faster                     |   |                                                             |
|   |   | <ul> <li>more processes completed per second</li> </ul>               |   |                                                             |

# <mark>2015</mark>

| Question | Answer/Indicative content                                                                                                                           | Mark | Guidance |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|
| b        | To store instructions/data that is frequently used / previously used / next to be used  Data does not need to be fetched from RAM  Speeds up access | 2    |          |

# Extra questions

| 2 |   | i   | -Is needed to store the address of the next instruction (to be processed) -Value is then sent to the MAR -After sending the value the PC is incremented / changed to address held in CIR if the operation is a Jump | 2 | Examiner's Comments  Few candidates gained full marks for this question. Some candidates demonstrating confusion between which registers hold the actual instruction/data and which hold the memory location address of the instruction/data.                                    |
|---|---|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |   | ii  | - Contains the address of the instruction (to be accessed in memory)address of instruction sent from PC - Contains the address of the data (to be accessed in memory)address of data sent from CIR                  | 2 | Examiner's Comments  Again, some candidates demonstrated confusion between registers. A common error was 'address of next instruction'.                                                                                                                                          |
|   |   | iii | - Contains the instruction which has been accessed from memory - Contains the data which has been accessed from memory - That is referenced by the MAR / Instruction sent to CIR - acts as a buffer                 | 2 | Examiner's Comments  Although most candidates did state that this register holds data/instructions there was a lack of clarity about where the data/instruction was coming from/going to, hence not clearly explaining the need for the register.                                |
| 5 | а |     | Temporary storage for data being processed / during calculations I/O in processor used as a buffer / gateway Two from:                                                                                              | 2 | Examiner's Comments  A good discriminator question, with candidates achieving a range of marks.  Accept manages / coordinates / synchronises the FDE cycle for BP 1 and 2                                                                                                        |
|   |   |     | □ Decodes instructions. [1] □ Sends control signals to coordinate movement of data through the processor / execute instruction. [1] □Controls buses [1]                                                             |   | Examiner's Comments  Some candidates answered this question well, however descriptions in some cases lacked attention to detail with some responses not going beyond 'the control unit tells all the parts of the processor what to do' which is not creditworthy at this level. |

| 6 | i  | Gives more cycles per second     More instructions can be executed per second     So the program takes less time to run (1 per -, Max 2)                               | 2 | Do not accept 'data is processed quickly' as BP3  Examiner's Comments  Many candidates achieved some credit on this question but candidates did not achieve full marks due to lack of attention to detail in their description. Many candidates used phrases such as 'processor will run quicker / faster' without describing how a fast clock speed would enable this. |
|---|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | ii | More space for data / instructions in cache memory     RAM needs to be accessed less frequently     Accessing cache is quicker than accessing the RAM (1 per -, Max 2) | 2 | Examiner's Comments  Similarly, the lack of detailed responses limited credit achieved on this question. Many candidates used phrases such as 'large cache means faster processing' without describing how a large cache would enable this.                                                                                                                             |

### **Bonus Question**

Methods of improving performance

- Replace CPU with faster CPU - Add more/Faster RAM - Add a graphics card - Upgrade to faster secondary storage - Update OS - Install a lighter weight OS - Defragment the hard disk

A newer CPU may have a faster clock speed and so execute more instructions per second. It may have multiple cores and so be able to execute several programs simultaneously (or one in parallel). It may have more cache meaning comparatively slower RAM can be accessed less frequently.

More RAM means more programs can be open simultaneously without the need to use much slower virtual memory.

- The slower the secondary storage the longer it takes to load files/program/data. A faster secondary storage device can improve this. May choose to use flash memory (i.e. SSD) Defragmenting HDD is free and so should be performed. Running anti-malware programs is free/low cost and should be done as a precaution against losing data anyway. Moving to lighter weight software can potentially be free if the user considers open source software.